首页 | 本学科首页   官方微博 | 高级检索  
     


DPLL implementation in carrier acquistion and tracking for burst DS-CDMA receivers
Authors:Guan Yun-feng  Zhang Zhao-yang  Lai Li-feng
Affiliation:(1) Institute of Information and Communication Engineering, Zhejiang University, 310027 Hangzhou, China;(2) Institute of Wireless Communication Shanghai Jiaotong University, 200030 Shanghai, China
Abstract:This paper presents the architectures, algorithms, and implementation considerations of the digital phase locked loop (DPLL) used for burst-mode packet DS-CDMA receivers. As we know, carrier offset is a rather challenging problem in CDMA system. According to different applications, different DPLL forms should be adopted to correct different maximum carrier offset in CDMA systems. One classical DPLL and two novel DPLL forms are discussed in the paper. The acquisition range of carrier offset can be widened by using the two novel DPLL forms without any performance degradation such as longer acquisition time or larger variance of the phase error. The maximum acquisition range is 1/(4T), whereT is the symbol period. The design can be implemented by FPGA directly. Project (No. 60002003) supported by the National Natural Science Foundation of China
Keywords:CDMA  Digital phase locked loop (DPLL)  Carrier frequency offset
本文献已被 SpringerLink 等数据库收录!
设为首页 | 免责声明 | 关于勤云 | 加入收藏

Copyright©北京勤云科技发展有限公司  京ICP备09084417号