首页 | 本学科首页   官方微博 | 高级检索  
     

基于示波器显示的简易逻辑分析仪设计
引用本文:孔冬莲. 基于示波器显示的简易逻辑分析仪设计[J]. 鄂州大学学报, 2006, 13(3): 33-35,38
作者姓名:孔冬莲
作者单位:鄂州大学,电子工程系,湖北,鄂州,436000
摘    要:该系统以可编程逻辑器件(CPLD)为控制核心,VHDL语言为设计工具,利用CPLD逻辑性强的优势,综合CPLD、常规数字和模拟电路技术完成简易逻辑分析仪设计。输出利用两块D/A芯片,同时提供示波器X、Y轴信号,在模拟示波器上实现同时显示8路以上信号的功能。该逻辑分析仪为可以实现始端触发和终端触发,并可根据触发方式分别显示触发前、后所保存的逻辑状态,并显示触发点位置和时间标志线移位与显示的智能仪器。

关 键 词:逻辑分析仪  示波器  先入先出存储器
文章编号:1008-9004(2006)03-0033-03
收稿时间:2006-03-12
修稿时间:2006-03-12

Design of logic analyzer based on oscilloscope displaying
KONG Dong-lian. Design of logic analyzer based on oscilloscope displaying[J]. Journal of Ezhou University, 2006, 13(3): 33-35,38
Authors:KONG Dong-lian
Affiliation:Department of Electronics and Engineering, Ezhou University, Ezhou, Hubei 436000, China
Abstract:In this system the CPLD is used as the control core and the VHDL language is used as the design tool. This system accomplishes the functions of the logic analyzer, taking the advantage of the great logicality and synthesizing the technology of CPLD, digital and analogy electronics. The system uses two pieces of D/A to output X and Y axes signals simultaneously, and realizes the function of displaying signals above 8 channels on the oscilloscope at the same time. This logic analyzer can realize the triggering at the beginning or the end, and according the trigger mode it also can display the saved logic states before or after the triggering and triggered position, time line mark.
Keywords:CPLD
本文献已被 CNKI 维普 万方数据 等数据库收录!
设为首页 | 免责声明 | 关于勤云 | 加入收藏

Copyright©北京勤云科技发展有限公司  京ICP备09084417号